Gabriel Dimas May 6, 2022 Section C

### **Description**

This lab was intended to help teach the importance of synchronization in a logic circuit. This lab showed how to use D Flip-Flops, positive edge triggers, ring counters, and a selector. Its function is to load 16-bit numbers, increment or decrement hexadecimal numbers, or continuously increment hex values until it reaches a certain value. It also detects when the 16-bit number is at its unsigned max or unsigned min value.

### **Design**

### • Top\_Module\_Main

o inputs: 16 bit input, btnC, btnU, btnL, btnR, btnD, clkin

Outputs: 7-bit output, dp, 4-bit output, 16-bit output,

o Implementation: Add a lab4\_clks to slow down the clock from the Basys3 board. The output of this module is the clock used in all of the other modules. Add an Edge\_Detector module and connect the clock and the btnU input to the inputs of this module. The output of this module is the input for the Up counter of counterUD16L. This ensures that only one instance of the module is called, not many times per clock cycle. Add an instance for btnC and ensure that the counter counts up until the button is depressed or the counter reaches a value of 'FFFC' through 'FFFF'. Add an instance of the RingCounter. The output of this module is a 4-bit bus used to refresh the value of one of four seven-segment displays. The outputs are inputs to an instance of the Selector module, used to select which of the segments will get updated. The 7-bit output of this module is the input for a hex7seg instance to display the values on the seven-segment display.

### • Edge Detector

inputs: btnU, clockoutputs: I/O signal

o Implementation: when the button is pressed and the clock value is high, the output will be high for about two clock cycles. This prevents the output to be high for the entire time the button is pressed to prevent the counter from repeatedly counting up. This is implemented with two flip-flops and an AND gate. This ensures that the current and previous inputs are 1 and 0, respectively. This ensures that there

was no previous output, which would result in a repeated output. Here is a snippet of the waveform and how the Edge Detecor works<sup>1</sup>:



#### Figure 1

## Ring\_Counter

inputs: digsel, clock

outputs: 4-bit bus

o Implementation: This module works by using four flip-flops. There is only one HIGH bit at any time, and that HIGH bit gets passed to the next flip flop at the positive edge of each clock cycle. This output is then bused together and outputted. This module acts as the project's "HIGH" segment counter. Here is the logic of how it should be implemented<sup>2</sup>:



(a) An *n*-bit ring counter

Figure 2

<sup>&</sup>lt;sup>1</sup> https://www.chipverify.com/verilog/verilog-positive-edge-detector

<sup>&</sup>lt;sup>2</sup> Fundamentals of Digital Logic with Verilog Design, Third Edition by Stephen Brown and Zvonko Vranesic

#### Selector

o inputs: 4-bit bus, 16-bit bus

outputs: 4-bit bus

o Implementation: This module takes the input from the **Ring\_Counter** to refresh the value on the segment that has been selected. For example, if the ring counter's output is "0100", this means that the an[2] segment will be activated to refresh. This value is passed to the Selector module to refresh the value of the an[2] seven-segment display. When the selector chooses which value to refresh, it will output 4 bits of the 16-bit bus and send that value to the **hex7seg** to display.

### • hex7seg<sup>3</sup>

o inputs: 4-bit bus

outputs: 7-bit bus

 Implementation: Imported from Lab 3, this module uses eight 8 to 1 multiplexers and some gates to output the correct segments for the seven-segment display

#### • countUD4L

o inputs: 4-bit bus, Up, Down, Load, Clock

outputs: 4-bit bus

o Implementation: This module is made of D Flip-Flops to hold the value of the current digit. If the Up button is high, then the counter will count to the next immediate digit using the implementation of a full adder (see **Appendix**). When the Dw button is high, the counter will decrement to the previous immediate value. When the LD button is high, the counter will load the value that is passed in the 4-bit Din bus. This is done by directly inputting the values of that bus into the flip flop input and storing that value. When the stored value reaches "1111" the counter will output UTC high, else it will output UTC low. Similarly, if the value reaches "0000" the counter will output DTC high, else it will output DTC low.

#### • counterUD16L

o inputs: 16-bit bus, Up, Down, Load, Clock,

o outputs: UTC, DTC, 16-bit bus

Implementation: this counter is created by joining four 4-bit counters together.
 This module connects the counters in a way so that they count up when it is their turn. When their respective "UP" signal is high, then the counter will do its job to

<sup>&</sup>lt;sup>3</sup> Dimas, Gabriel, Lab 3: Multiplexers, Full Adders, and Seven Segment Displays

move to the next count. When all the counters are UTC high, the 16-bit counter will also be UTC high, else it is low. When all the counters are DTC high, the 16-bit counter will also be DTC high, else it is low. The Q output bus joins all the 4-bit counter buses to create one 16-bit bus. Here is how the module is implemented<sup>4</sup> (without the logic for a decrementer or a loader):



Figure 3

### **Testing & Simulation**

When testing our lab, ensure that every module works as expected. To begin, know how each of the modules intends to work. For example, know that the Edge\_Detector module is intended to go HIGH for one clock cycle if the btnU input is pressed. One major module to test was the countUD4L counter. When simulating, ensure that the btnU increments the counter by one, btnD decrements the counter by one, and btnL loads the counter with the correct hexadecimal representation from the 4-bit binary representation. After this works, connect four countUD4L to make one counterUD16L. To do this, ensure that each of the 4-bit counters increments successively when the previous one has reached its full value. In this lab, when one of the countUD4L counters reaches UTC HIGH, this is a signal for the next countUD4L counter to begin incrementing as well.

Do the same thing with a decrementer. With decrementing, when DTC is HIGH for one **countUD4L**, this is a signal for the next **countUD4L** to decrement as well. On the other hand, when btnL is HIGH, load 4 of the 16 bits from the output to each of the **countUD4L** counters, and assign them to the outputs of the flip flops. When all of the **countUD4L** UTC values are HIGH, the **counterUD16L** UTC value is also HIGH, same goes with DTC without loss of generality. This was difficult during the first couple of simulations of this module because some

<sup>&</sup>lt;sup>4</sup> Fundamentals of Digital Logic with Verilog Design, Third Edition by Stephen Brown and Zvonko Vranesic

of the connections were not in the correct positions and this contributed to many hours of debugging. Furthermore, this module became less of a hassle when each **countUD4L** counter was connected in series and individually incremented when UTC values were high. During simulation, this was finally the case after many trial and error attempts. See <u>Appendix</u> for the waveform for the testing and simulation.

#### **Results**

After testing and simulation, the lab became a success. There was lots to learn, mainly how to connect counters together to ensure that they can synchronously work together. In addition to this, the testbenches provided more than helpful feedback before generating bitstreams. When the btnR is held down, the left-most display holds a zero and the others turn off. This acts as a global reset, resetting all the values held previously on the display to zero. This may be done so because this reset resets the flip flops in the schematic to their default hold values. It can also be a state of unknown, where the flip flops cannot know what state to be in, so they are defaulted to zero. When all of the clock inputs are connected to the fast clock, the left-most seven-segment display is high, but the others seem like they are giving an active low signal. Some theories are behind this. It can most likely be that digsel is always a HIGH value for one clock cycle of the original clock<sup>5</sup>, so this can explain that the anodes of all the displays are LOW, which is what can be seen.

#### Conclusion

Overall, this lab resulted in some very interesting findings and real-world applications. For one, it taught how to implement counters using flip flops and how their holding value would remain constant for the entire time until the next input. This lab also taught the importance of synchronization with positive clock edges and the speed of the clock on the Basys3 board. In real life, this type of synchronization is valuable because states should either all change at the same time, or they should change individually but instantaneously. Timing is also important. The clock is the heat beat of the entire design: any issues with it can potentially veer the entire project into a state of asynchronization. If it could be done again, it may have been easier to use smaller 2-bit counters instead of 4-bit counters. There would be no loss of generality if this route is taken, and it would ensure that the module is done fairly quickly. Although I can see the fault with this would be the timing and the inefficiency.

<sup>&</sup>lt;sup>5</sup> A partial of this response originated from the original working on https://classes.soe.ucsc.edu/cse100/Spring22/lab/lab4/lab4.html

# **Appendix**



Lab 4 04/21/22 01:25PM 1.1 points Code: 8480

Below are the Lab 4 Schematics, Verilog Code, and Waveform of simulation results.













Waveform Diagram of Lab 4



```
module Top Module main(
   input clkin, input btnR, input btnU, input btnD, input btnC, input btnL,
   input [15:0]sw,
   output [6:0] seg, output dp, output [3:0] an, [15:0] led
   );
   //some module with 3 input, 1 output. IN: 16bit bus, btnC, clk
   wire up btn, down btn, btnU press;
   wire digsel, clk;
   wire utc, dtc, btnC hold;
   wire [15:0]bit16out;
   assign led = sw; //turns on the LED to the corresponding switch
   lab4 clks slowit (.clkin(clkin), .greset(btnR), .clk(clk), .digsel(digsel));
//DONE
   Edge_Detector edge_dct1(.clk(clk), .btn(btnU), .out(btnU press)); //1 input for
OR gate
   assign btnC hold = (bit16out == 16'b11111111111110011) ? 0 :
                                                                     //fffc
                                                                     //fffd
                       (bit16out == 16'b11111111111111) ? 0 :
                       (bit16out == 16'b1111111111111) ? 0 :
                                                                     //fffe
                       (bit16out == 16'b11111111111111) ? 0 : 1; //ffff
   assign up btn = (btnC hold & btnC) | btnU press;
   Edge Detector edge dct2(.clk(clk), .btn(btnD), .out(down btn)); //input for
16bit cntr
   countUD16L counter1 (.clk(clk), .Up(up btn), .Dw(down btn),
        .LD(btnL), .Din(sw), .UTC(utc), .DTC(dtc), .Q(bit16out)); //may change UTC
and DTC outputs
   wire [3:0]Qring;
   RingCounter ring cntr (.digsel(digsel), .clk(clk), .Q(Qring));
   assign an [0] = !Qring[0];
   assign an[1] = !Qring[1];
   assign an [2] = !Qring[2];
   assign an [3] = !Qring[3];
   assign dp = \sim ((Qring[1] \& utc) | (Qring[2] \& dtc));
  // assign dp = \sim (Qring[2] & utc);
   //Selector module with IN: 3bit sel from RingCounter, OUT: 4bit H
   wire [3:0]sel;
   Selector select(.sel(Qring), .N(bit16out), .H(sel));
  // assign dp = (\simQring[2] & \simutc) | (\simQring[1] & \simdtc);//\sim(utc | dtc) & (Qring[2]
| Qring[3]);
```

```
//hex7seg module with IN 4bit bus from Selector, OUT: 7bit to svnseg_disp
hex7seg segment_disp (.n(sel), .seg(seg));
```

endmodule

```
//status: SEEMING TO WORK
module Edge_Detector(
    input clk, input btn,
    output out
);
    wire feed, temp;
    FDRE #(.INIT(1'b0)) flip_flop1 (.C(clk), .R(1'b0), .CE(1'b1), .D(btn), .Q(feed));
    assign temp = (btn & !feed); //src1
    FDRE #(.INIT(1'b0)) flip_flop2 (.C(clk), .R(1'b0), .CE(1'b1), .D(temp), .Q(out));
endmodule
```

```
//status: COMPLETE
module countUD16L(
   input clk,
   input Up,
   input Dw,
               //iff pressed, load the switch value
   input LD,
   input [15:0] Din,
   output UTC, output DTC, output [15:0] Q
   );
   wire [3:0] utc, dtc;
   wire m1, m2, m3, d1, d2, d3;
                                                                                  //cnt
   countUD4L count4bit1 (.Up(Up), .Dw(Dw), .LD(LD), .Q(Din[3:0]), .clk(clk),
        .UTC(utc[0]), .DTC(dtc[0]), .Qout(Q[3:0]));
   assign m1 = Up & utc[0];
   assign d1 = Dw \& dtc[0];
   countUD4L count4bit2 (.Up(m1), .Dw(d1), .LD(LD), .Q(Din[7:4]), .clk(clk),
                                                                                  //cnt
        .UTC(utc[1]), .DTC(dtc[1]), .Qout(Q[7:4]));
   assign m2 = Up \& utc[0] \& utc[1];
   assign d2 = Dw \& dtc[0] \& dtc[1];
   countUD4L count4bit3 (.Up(m2), .Dw(d2), .LD(LD), .Q(Din[11:8]), .clk(clk),
                                                                                 //cnt
        .UTC(utc[2]), .DTC(dtc[2]), .Qout(Q[11:8]));
   assign m3 = Up & utc[0] & utc[1] & utc[2];
   assign d3 = Dw \& dtc[0] \& dtc[1] \& dtc[2];
   countUD4L count4bit4 (.Up(m3), .Dw(d3), .LD(LD), .Q(Din[15:12]), .clk(clk), //cnt
        .UTC(utc[3]), .DTC(dtc[3]), .Qout(Q[15:12]));
   assign UTC = utc[0]&utc[1]&utc[2]&utc[3] ? 1 : 0;
   assign DTC = dtc[0] & dtc[1] & dtc[2] & dtc[3] ? 1 : 0;
```

endmodule

```
//status: OPERATIONAL
module RingCounter(
   input digsel,
   input clk,
   output [3:0]Q
   );
   //wire start;
   FDRE #(.INIT(1'b1)) ff1 (.C(clk), .R(1'b0), .CE(digsel), .D(Q[0]), .Q(Q[3]));
   FDRE #(.INIT(1'b0)) ff2 (.C(clk), .R(1'b0), .CE(digsel), .D(Q[3]), .Q(Q[2]));
   FDRE #(.INIT(1'b0)) ff3 (.C(clk), .R(1'b0), .CE(digsel), .D(Q[2]), .Q(Q[1]));
   FDRE #(.INIT(1'b0)) ff4 (.C(clk), .R(1'b0), .CE(digsel), .D(Q[1]), .Q(Q[0]));
endmodule
```